## post-Lab

Experiment No. 3 - Encoders, Decoders, Multiplexers, and Demultiplexers Logic Circuits.

- \*Student name: Abdulrahman shaheen.
- \* ID#: 1211753.
- \* Instructor Name: Dr. Qadri Mayyala
- \* Date: 14/4/2023.
- \* Section: 2.

Q1) Implement 8x1 Multiplexer using lower order Multiplexers Show how to solve it.

| INPUTS         |                |    | Output         |
|----------------|----------------|----|----------------|
| S <sub>2</sub> | S <sub>1</sub> | So | F              |
| 0              | 0              | 0  | 10             |
| 0              | 0              | 1  | 1              |
| 0              | 1              | 0  | I <sub>2</sub> |
| 0              | 1              | 1  | lз             |
| 1              | 0              | 0  | 14             |
| 1              | 0              | 1  | l s            |
| 1              | 1              | 0  | le             |
| 1              | 1              | 1  | 17             |

8x1 mux needs two 4x2 mux so the inputs will fill in , the selection will be separated as follow: S1 and S2 will be the selection of the two 4x2 muxes and S0 will be placed as a 1x2 decoder So the right mux will be selected when needed. Now the two muxes outputs have to be connected to an OR gate because if we use and gate every time the output will be 0 since each time one of the muxes will be off



Q2) Design a Majority Circuit; a circuit that takes 4 inputs A, B, C, D and 1 output Y. Its output equals 1 when 3 or 4 of the inputs are 1. You can only use two 4×1 multiplexers.

## Sol 1)

5, 2023 3:27 PM



## Sol 2)

